Single Event Transient Tolerance Analysis in 8051 Microprocessor Using Scan Chain
 R.C. Baumann. “Radiation-induced soft errors in advanced semiconductor technologies,” IEEE Transactions on Device and Materials Reliability, 5(3):305–316, 2005.
 Phillip P. Shivani, “Fault-Tolerant Computing for Radiation Environments,” Stanford University, 2001.
 E. Ibe, H. Taniguchi, Y. Yahagi, K.-i. Shimbo, and T. Toba, “Impact of scaling on neutron-induced soft error in srams from a 250 nm to a 22 nm design rule,” IEEE Transactions on Electron Devices, 57(7):1527–1538, 2010.
 Varadan Savulimedu Veeravalli, Andreas Steininger, “Performance of Radiation Hardening Techniques under Voltage and Temperature Variations,” Aerospace Conference, 2013 IEEE
 Yihua Chen., Minghua Tang, Shaoan Yan, Wanli Zhang, Youlin Yin, “Radiation hardened by design techniques to mitigating P-hit single event transient,” Nanoelectronics Conference (INEC), 2016 IEEE International
 P. Adell, R.D. Schrimpf, H.J. Barnaby, R. Marec, C. Chatry, P. Calvel, C. Barillot, O. Mion, “Analysis of single-event transients in analog circuits,” IEEE Transactions on Nuclear Science Volume: 47, Issue: 6, Dec 2000
 S. Buchner, M. Baze, D. Brown, D. McMorrow, J. Melinger, “Comparison of error rates in combinatorial and sequential logic,” IEEE Transactions on Nuclear Science, vol.44, pp. 2209–2216, Dec. 1997.
 Mehdi Saremi, Aymeric Privat, Hugh J. Barnaby, and Lawrence T. Clark, “Physically Based Predictive Model for Single Event Transients in CMOS Gates,” IEEE Transactions on Electron Devices, Vol. 63, No. 6, June 2016.
 P. Maillard, “Single event transient modeling and mitigation techniques for mixed-signal delay locked loop(DLL) and clock circuits,” Vanderbilt University Electrical Engineering, 2014.
 Joep Aerts, E. J. Marinissen, “Scan Chain Design for Test Time Reduction in Core-Based ICs,” International Test Conference, 1998.
 G. G. Oh, S. N. Seo, J. Y. Jang, “SCAN Failure Analysis Based on Statistical Method,” Korea Test Association, June 2007.